+86 21 34616270
info@sitchip.com
徐汇区裕德路168号徐汇商务大厦619室
  • 关于芯桥
  • 新闻
  • 解决方案
  • 产品
    • Synopsys
      • Galaxy平台
      • Design Ware IP
      • Discovery平台
      • System-level Design & Analysis
    • CEVA
    • Arteris
    • VeriSilicon
    • Vivante
    • SILEXICA
  • 服务与培训
    • 专业服务
    • 培训安排
  • 合作伙伴
    • Synopsys
    • CEVA
    • Arteris
    • VeriSilicon
    • Vivante
    • SILEXICA
  • 人才招聘
  • 联系我们
  • About SIT

System Modeling Tools

首页 产品 CEVA Development Environment System Modeling Tools

A Complete Set of Tools for System-Level Modeling, Simulation, and Profiling of DSP-based Designs

By raising the level of abstraction by which the entire system is represented to the Electronic System Level (ESL), system modeling addresses the increasing development challenges associated with higher levels of integration and software-rich semiconductor products. These high-level, cycle-accurate representations allow designs to be simulated at high speed while still providing flexibility and visibility into the system.

System modeling facilitates “what-if” analysis of different architectural scenarios so as to achieve the optimal architecture for the target application. It also allows software development (firmware, drivers, and application software) to commence early in the development cycle before the real silicon becomes available. Later, system modeling facilitates hardware/software co-design, integration, and validation.

The CEVA-Toolbox and CEVA’s DSP processor core models can be used in conjunction with leading industry system modeling tools and environments, such as Virtualizer from Synopsys and SoC Designer Plus from Carbon Design Systems.

All CEVA-Toolbox simulation and debug capabilities are supported within these ESL environments, allowing CEVA’s DSP processors to be simulated in the context of the entire SoC, including system peripherals, the customer’s proprietary logic, and third-party off-the-shelf processors and modules.

The seamless integration between the CEVA-Toolbox and these ESL tools and environments supports extremely sophisticated debug capabilities at the system level. Complete debug interfaces are offered with the ability to perform run-time SoC-level profiling and gain immediate feedback on system behavior. Such debug and profiling capabilities are very powerful for system architects, hardware designers, and software engineers. System architects can carefully design the system and explore different conditions; software engineers are able to view code, set breakpoints, and examine registers and memories; hardware engineers can examine signals, dump waveforms, and trace execution through the system.

The results of using system modeling to perform simulation, debug, verification, and profiling of the customer’s SoC before it is implemented are increased designer productivity, accelerated time to market, and improved product quality.

Key Benefits

  • Detailed architectural analysis and exploration facilitates hardware/software partitioning and performance tuning
  • Full SoC level simulation, debug, verification, and profiling facilitates full application development, including drivers and system code, before the real silicon is available
  • Allows designers to quickly adapt and apply changes to the design before implementing the SoC
  • Provides full system verification, including the DSP core(s), system peripherals, the customer’s proprietary logic, and third-party off-the-shelf processors and modules

 

近期文章

  • Synopsys推进虚拟原型技术可支持系统和半导体供应链合作缔造下一代SoC
  • 展讯公司采用Synopsys的ZeBu Server硬件加速器作为其高级移动SoC的标准化开发平台
  • Socionext使用Synopsys TetraMAX II加快测试向量生成并降低测试成本
  • 2016 Synopsys SNUG China(上海站)五月隆重开幕【欢迎报名】
  • Silexica 诚邀您共同迎接多核技术挑战
  • Synopsys SIT Silicon to Software成都研讨会
  • Synopsys推出高性能嵌入式视觉处理器IP
  • Ramon 公司采用CEVA DSP 核 设计空间应用抗核辐照高性能并行处理器
  • Synopsys推出高性能嵌入式视觉处理器IP
  • 新思科技Synopsys虚拟原型设计专著发行超3000本,读者覆盖超1000家公司


上海芯桥信息技术有限公司 SiT (Shanghai) Co., LTD
沪ICP备12038304号